

# JK MASTER/SLAVE FLIP-FLOP (With AND Inputs)

**DESCRIPTION** — The '72 is a high speed JK master/slave flip-flop with AND gate inputs. The AND gate inputs for entry into the master section are controlled by the clock pulse. The clock pulse also regulates the circuitry which connects the master and slave sections. The sequence of operation is as follows: 1) isolate slave from master; 2) enter information from AND gate inputs to master; 3) disable AND gate inputs; 4) transfer information from master to slave. The logic state of J and K inputs must not be allowed to change when the clock pulse is in a HIGH state.

#### TRUTH TABLE

| ΙN | NPUTS            | OUTPUT   |
|----|------------------|----------|
|    | @ t <sub>n</sub> | @ tn + 1 |
| J  | К                | Q        |
| L  | L                | Qn       |
| L  | Н                | L        |
| H  | L                | н        |
| Н  | Н                | Qn       |

$$\begin{split} J &= (J_{1A} \bullet J_{1B}) + (J_{2A} \bullet J_{2B}) \\ K &= (K_{1A} \bullet K_{1B}) + (K_{2A} \bullet K_{2B}) \\ t_n &= Bit time before clock pulse. \\ t_{n-1} &= Bit time after clock pulse. \\ H &= HIGH Voltage Level \end{split}$$

L = LOW Voltage Level

#### CLOCK WAVEFORM



Asynchronous Inputs:

LOW input to  $\overline{S}_D$  sets Q to HIGH level LOW input to  $\overline{C}_D$  sets Q to LOW level Clear and Set are independent of clock Simultaneous LOW on  $\overline{C}_D$  and  $\overline{S}_D$  is indeterminate

## LOGIC SYMBOL

CONNECTION DIAGRAMS
PINOUT A

0 0

PINOUT B

14 VCC

13 Sp

12 CP

11 K<sub>3</sub>

9 K1

8 Q

14 K<sub>3</sub>

13 K₂ 12 Q

11 GND

10 Q

9 J<sub>3</sub>

8 J2

NC 1

C<sub>D</sub> 2

J1 3

J<sub>2</sub> 4

J2 5

ā 6

GND T

Vcc 4

C<sub>D</sub> 5

NC 6



V<sub>CC</sub> = Pin 14 (4) GND = Pin 7 (11) NC = Pin 1 (6)

#### ORDERING CODE: See Section 9

|                    | OUT $V_{CC} = +5.0 \text{ V} \pm 5\%,  V_{CC} = +5.0 \text{ V}$ | MILITARY GRADE  | PKG                                                                                        |      |
|--------------------|-----------------------------------------------------------------|-----------------|--------------------------------------------------------------------------------------------|------|
| PKGS               |                                                                 |                 | $V_{CC} = +5.0 \text{ V} \pm 10\%,$<br>$T_A = -55^{\circ}\text{C to} +125^{\circ}\text{C}$ | TYPE |
| Plastic<br>DIP (P) | А                                                               | 7472PC, 74H72PC |                                                                                            | 9A   |
| Ceramic<br>DIP (D) | Α                                                               | 7472DC, 74H72DC | 5472DM, 54H72DM                                                                            | 6A   |
| Flatpak<br>(F)     | В                                                               | 7472FC, 74H72FC | 5472FM, 54H72FM                                                                            | 31   |

## INPUT LOADING/FAN-OUT: See Section 3 for U.L. definitions

| PIN NAMES                                      | DESCRIPTION                             | <b>54/74 (U.L.)</b><br>HIGH/LOW | 54/74H (U.L.)<br>HIGH/LOW |
|------------------------------------------------|-----------------------------------------|---------------------------------|---------------------------|
| <u>1</u> — J3, K <sub>1</sub> — K <sub>3</sub> | Data Inputs                             | 1.0/1.0                         | 1.25/1.25                 |
| P                                              | Clock Pulse Input (Active Falling Edge) | 2.0/2.0                         | 2.5/2.5                   |
| D                                              | Direct Clear Input (Active LOW)         | 2.0/2.0                         | 2.5/2.5                   |
| D                                              | Direct Set Input (Active LOW)           | 2.0/2.0                         | 2.5/2.5                   |
| a, ā                                           | Outputs                                 | 20/10                           | 12.5/12.5                 |

#### LOGIC DIAGRAM



#### DC CHARACTERISTICS OVER OPERATING TEMPERATURE RANGE (unless otherwise specified)

| SYMBOL | PARAMETER            | RAMETER 54/74 54/74H | 74H | UNITS | CONDITIONS |    |                                              |
|--------|----------------------|----------------------|-----|-------|------------|----|----------------------------------------------|
| 01002  |                      | Min                  | Max | Min   | Max        |    |                                              |
| lcc    | Power Supply Current |                      | 20  |       | 25         | mA | V <sub>CC</sub> = Max, V <sub>CP</sub> = 0 V |

## AC CHARACTERISTICS: $V_{CC} = +5.0 \text{ V}$ , $T_A = +25^{\circ} \text{ C}$ (See Section 3 for waveforms and load configurations)

|                  | PARAMETER                                           | 54/74    | 54/74H                                           | UNITS | CONDITIONS      |
|------------------|-----------------------------------------------------|----------|--------------------------------------------------|-------|-----------------|
| SYMBOL           |                                                     |          | C <sub>L</sub> = 25 pF<br>R <sub>L</sub> = 280 Ω |       |                 |
|                  |                                                     | Min Max  | Min Max                                          |       |                 |
| f <sub>max</sub> | Maximum Clock Frequency                             | 15       | 25                                               | MHz   | Figs. 3-1, 3-9  |
| tplH<br>tpHL     | Propagation Delay<br>CP to Q or Q                   | 25<br>40 | 21<br>27                                         | ns    | Figs. 3-1, 3-9  |
| tpLH<br>tpHL     | Propagation Delay<br>S <sub>D</sub> or C  to Q or Q | 25<br>40 | 13<br>24                                         | ns    | Figs. 3-1, 3-10 |

## AC OPERATING REQUIREMENTS: V<sub>CC</sub> = +5.0 V, T<sub>A</sub> = +25°C

| SYMBOL                                   | PARAMETER                                                       | 54/74    | 54/74H   | UNITS | CONDITIONS |
|------------------------------------------|-----------------------------------------------------------------|----------|----------|-------|------------|
|                                          |                                                                 | Min Max  | Min Max  |       |            |
| t <sub>s</sub> (H)<br>t <sub>s</sub> (L) | Setup Time<br>J <sub>n</sub> or K <sub>n</sub> to <del>CP</del> | 0        | 0        | ns    | Fig. 3-18  |
| t <sub>h</sub> (H)<br>t <sub>h</sub> (L) | Hold Time<br>J <sub>n</sub> or K <sub>n</sub> to CP             | 0        | О        | ns    | Fig. 3-18  |
| tw (H)<br>tw (L)                         | CP Pulse Width                                                  | 20<br>47 | 12<br>28 | ns    | Fig. 3-9   |
| t <sub>w</sub> (L)                       | SD or CD Pulse Width LOW                                        | 25       | 16       | ns    | Fig. 3-10  |